#### **Features** ■ Input Voltage Range: ♦ Without BIAS: 1.4 V to 6.5 V ♦ With BIAS: 1.1 V to 6.5V Output Voltage Options: Fixed Output Voltage: 0.8 V to 3.95 V ◆ Adjustable Output Voltage: 0.8 V to 5.2 V ■ ±1% Output Accuracy Over Line, Load Regulation, and Operating Temperature Range With BIAS ■ 3A Maximum Output Current ■ Low Dropout Voltage: 145 mV typ at 3 A ■ High PSRR: ♦ 70dB at 1kHz 40dB at 1MHz ■ 6 µV<sub>RMS</sub> Output Voltage Noise ■ Excellent Transient Response ■ Enable and Adjustable Soft-Start Control ■ Open-Drain Power-Good (PG) Output ■ Stable with a 47 µF or Larger Ceramic Output Capacitor ■ Thermal Shutdown and Over-Current Protection Operating Junction Temperature: –40°C to +125°C Package Options: ♦ 3.5×3.5 QFN-20 ### **Applications** Wireless Communication: CPU, ASIC, FPGA, CPLD, DSP ■ High-Performance Analog: ADC, DAC, LVDS, VCO ■ Noise-Sensitive Imaging: CMOS Sensors, Video ASICs ### **Description** The TPL930 series products are 3-A high-current, $6-\mu V_{RMS}$ low-noise, high-PSRR, high-accuracy linear regulators with typically 145-mV ultra-low dropout voltage. The TPL930 series products support both fixed output voltage ranges from 0.8 V to 3.95 V and adjustable output voltage ranges from 0.8 V to 5.2 V with external resistor divider. Ultra-low noise, high PSRR, and high output current capability makes the TPL930 series products ideal power supply for noise-sensitive applications, such as high-speed communication facilities, test and measurement devices, or high-definition imaging equipment. Accurate output voltage tolerance, output voltage remote sensing, excellent transient response, and adjustable soft-start control ensures the TPL930 series products optimal power supply for the large-scale processors or digital loads, such as ASIC, FPGA, CPLD and DSP. The TPL930 series products provide 3.5×3.5 QFN-20 package with guaranteed operating junction temperature range ( $T_J$ ) from $-40^{\circ}$ C to +125°C. ## **Typical Application Schematic** # **Product Family Table** | Part Number Output Voltage | | Orderable Number | Package | Transport Media,<br>Quantity | MSL | Marking information | |----------------------------|----------------------------|------------------|----------------|------------------------------|------|---------------------| | TPL930 | Adjustable (0.8 V ~ 5.2 V) | TPL930ADJ-QF6R | 3.5×3.5 QFN-20 | 4,000 | MSL3 | L930A | ### **Table of Contents** | Features | 1 | |-------------------------------------|----| | Applications | 1 | | Description | 1 | | Typical Application Schematic | 1 | | Product Family Table | 2 | | Table of Contents | 3 | | Revision History | 4 | | Pin Configuration and Functions | 5 | | Specifications | 6 | | Absolute Maximum Ratings | 6 | | ESD Ratings | 6 | | Recommended Operating Conditions | 6 | | Thermal Information | 6 | | Electrical Characteristics | 7 | | Typical Performance Characteristics | g | | Detailed Description | 11 | | Overview | 11 | | Functional Block Diagram | 11 | | Feature Description | 11 | | Application and Implementation | 15 | | Application Information | 15 | | Typical Application | | | Layout Requirements | 16 | | Package Outline Dimensions | 17 | | 3.5×3.5 QFN-20 | | # **Revision History** | Date | Revision | Notes | | | | |------------|----------|---------------------|--|--|--| | 2019/04/30 | Rev.Pre | Preliminary Version | | | | | 2020/05/08 | Rev.A.0 | Initial Release | | | | ## **Pin Configuration and Functions** #### **TPL930 Series** QFN-20 Package Top View ### **Pin Functions** | NAME | PIN NUMBER | TYPE | DESCRIPTION | |------------------------|--------------------|------|----------------------------------------------------------------------------------------| | 50mV, 100mV, 200mV, | | | Fixed output voltage setting pins. Connecting these pins to ground increases the | | 400mV, 800mV, 1.6V | 5, 6, 7, 9, 10, 11 | | output voltage. Multiple pins may be simultaneously connected to GND to select the | | 4001117, 6001117, 1.67 | | | desired output voltage. Leave these pins open when use external resistor divider. | | BIAS | 12 | | BIAS voltage input pin. A 10-µF capacitor or larger must be connected between this | | BIA2 | 12 | ' | pin and ground. BIAS must be left open or tied to ground when not used. | | - FNI | 4.4 | | Regulator enable pin. Drive EN high to turn on the regulator; drive EN low to turn off | | EN | 14 | ' | the regulator. For automatic startup, connect EN to IN directly. | | | | | Output voltage feedback pin. Connect to an external resistor divider to adjust the | | FB | 3 | 1 | output voltage. A 10-nF feed-forward capacitor from FB to OUT (as close as possible | | | | | to FB pin) is recommended to maximize regulator ac performance. | | GND | 8, 18 | _ | Ground reference pin. Connect GND pin to PCB ground plane directly. | | INI | 45 40 47 | | Input voltage pin. A 10-µF or larger ceramic capacitor from IN to ground (as close as | | IN | 15, 16, 17 | ' | possible to IN pin) is required to reduce the jitter from previous-stage power supply. | | NR/SS | 13 | | Noise-reduction and soft-start pin. A 10-nF or larger capacitor from NR/SS to GND | | NR/55 | 13 | ' | (as close as possible to NR/SS pin) is recommended to maximize ac performance. | | Q. IT | 4 40 00 | 0 | Regulated output voltage pin. A 47-µF or larger ceramic capacitor from OUT to ground | | OUT | 1, 19, 20 | 0 | (as close as possible to OUT pin) is required to ensure regulator stability. | | PG | PG 4 O | | Open-drain power-good output pin. Leave PG pin open when not used. | | | | | Output voltage sense input pin. Connect this pin to the load side of the output trace | | SNS | 2 | ı | only when using fixed output voltage. Leave this pin open when using external | | | | | resistor divider. | <sup>(1)</sup> Exposed PAD must be connected to a large-area ground plane to maximum the thermal performance. ## **Specifications** ## **Absolute Maximum Ratings** | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|------|------------------------|------| | IN, BIAS, EN, | PG | -0.3 | 7 | V | | OUT, SNS | | -0.3 | V <sub>IN</sub> + 0.3 | V | | NR/SS, FB | | -0.3 | 3.6 | V | | 50mV, 100mV | , 200mV, 400mV, 800mV, 1.6V | -0.3 | V <sub>OUT</sub> + 0.3 | V | | T <sub>J</sub> | Junction Temperature Range | -40 | 150 | °C | | T <sub>STG</sub> | T <sub>STG</sub> Storage Temperature Range | | 150 | °C | | T <sub>L</sub> | Lead Temperature (Soldering 10 sec) | | 260 | °C | <sup>(1)</sup> Stresses beyond the Absolute Maximum Ratings may permanently damage the device. ## **ESD Ratings** | | | Condition | Minimum Level | Unit | |-----|--------------------------|------------------------|---------------|------| | НВМ | Human Body Model ESD | ANSI/ESDA/JEDEC JS-001 | ±4000 | V | | CDM | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 | ±1500 | V | ## **Recommended Operating Conditions** | | | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------------------|-----|------------|-----|------| | IN | Input voltage | 1.1 | | 6.5 | V | | BIAS | BIAS voltage | 3 | | 6.5 | V | | EN | Enable voltage | 0 | | 6.5 | V | | OUT | Output voltage | 0.8 | | 5.2 | V | | C <sub>IN</sub> | Input capacitor | 10 | | | μF | | C <sub>OUT</sub> | Output capacitor | 47 | 47//10//10 | | μF | | C <sub>FF</sub> | Feed-forward capacitor | | 10 | | nF | | C <sub>NR/SS</sub> | NR/SS capacitor | | 10 | | nF | | R <sub>PG</sub> | Power-good pull-up resistor | 10 | | 100 | kΩ | | R <sub>1</sub> | High-side resistor of the resistor divider | | 12.1 | | kΩ | | R <sub>2</sub> | Low-side resistor of the resistor divider | | | 160 | kΩ | | TJ | Junction Temperature Range | -40 | | 125 | °C | ## **Thermal Information** | PACKAGE | θ <sub>JA</sub> | θ <sub>JC,bottom</sub> | UNIT | | |----------------|-----------------|------------------------|------|--| | 3.5×3.5 QFN-20 | 60.6 | 10.8 | °C/W | | www.3peakic.com.cn 6 / 18 Rev.A.0 <sup>(2)</sup> All voltage values are with respect to GND. ### **Electrical Characteristics** $T_{J} = -40^{\circ}\text{C to } + 125^{\circ}\text{C (typical value at } T_{J} = +25^{\circ}\text{C)}, V_{IN} = V_{OUT(NOM)} + 0.4 \text{ V or } 1.4 \text{ V, whichever is greater; } V_{BIAS} = \text{open, } V_{OUT(NOM)} = 0.8 \text{ V, } V_{EN} = 1.1 V,$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------|------|----------|--------| | Supply In | out Voltage and Current | | | | | | | V <sub>IN</sub> | Input supply voltage range | | 1.1 | | 6.5 | V | | V <sub>BIAS</sub> | Bias supply voltage range | V <sub>IN</sub> = 1.1 V | 3 | | 6.5 | V | | 10/10 | Input supply UVLO with BIAS | V <sub>IN</sub> rising with V <sub>BIAS</sub> = 3 V | | 0.75 | 1.0 | V | | UVLO <sub>IN1</sub> | Hysteresis | V <sub>BIAS</sub> = 3 V | | 60 | | mV | | 10/10 | Input supply UVLO without BIAS | VIN rising | | 1.3 | 1.4 | V | | UVLO <sub>IN2</sub> | Hysteresis | | | 200 | | mV | | 10/10 | Bias supply UVLO | V <sub>BIAS</sub> rising, V <sub>IN</sub> = 1.1 V | | 2.7 | 2.95 | V | | UVLO <sub>BIAS</sub> | Hysteresis | V <sub>IN</sub> = 1.1 V | | 180 | | mV | | | | V <sub>IN</sub> = 6.5 V, I <sub>OUT</sub> = 5 mA | | 17 | 30 | mA | | | CND win assument | V <sub>IN</sub> = 1.4 V, I <sub>OUT</sub> = 3 A | | 12 | 25 | mA | | I <sub>GND</sub> | GND pin current | $V_{IN} = 1.1 \text{ V}, V_{BIAS} = 3 \text{ V}, V_{OUT(NOM)} = 0.8 \text{ V}, I_{OUT} = 3 \text{ A}$ | | 6 | 20 | mA | | I <sub>SD</sub> | Shutdown current | V <sub>IN</sub> = 6.5 V, V <sub>EN</sub> = 0.5 V, PG = open | | 10 | 25 | μA | | I <sub>BIAS</sub> | BIAS pin current | $V_{IN} = 1.1 \text{ V}, V_{BIAS} = 6.5 \text{ V}, V_{OUT(NOM)} = 0.8 \text{ V}, I_{OUT} = 3 \text{ A}$ | | 3.5 | 10 | mA | | Enable an | d Power Good | | | | | | | V <sub>IH(EN)</sub> | EN pin high-level input voltage | Device enable | 1.1 | | 6.5 | V | | $V_{IL(EN)}$ | EN pin low-level input voltage | Device disable | 0 | | 0.4 | V | | I <sub>EN</sub> | EN pin current | V <sub>IN</sub> = 6.5 V, V <sub>EN</sub> = 0 V to 6.5 V | -0.2 | | 0.2 | μΑ | | ., | PG pin threshold | V <sub>OUT</sub> falling | 82% | 88% | 93% | × VOUT | | $V_{PG}$ | Hysteresis | | | 2% | | × VOUT | | $V_{OL(PG)}$ | PG pin low-level output voltage | V <sub>OUT</sub> < V <sub>PG</sub> , source 1 mA to PG pin | | | 0.4 | V | | I <sub>PG</sub> | PG pin leakage current | V <sub>OUT</sub> > V <sub>PG</sub> , apply 6.5 V at PG pin | | | 2 | μΑ | | Regulated | Output Voltage and Current | | | | | | | $V_{FB}$ | Feedback voltage | | 0.8 – 1% | 0.8 | 0.8 + 1% | V | | I <sub>FB</sub> | FB pin leakage current | V <sub>IN</sub> = 6.5 V, stress V <sub>FB</sub> = 0.8V | -100 | | 100 | nA | | $V_{\text{NR/SS}}$ | NR/SS pin voltage | | | 0.8 | | V | | I <sub>NR/SS</sub> | NR/SS pin charging current $V_{IN} = 6.5 \text{ V}, V_{NR/SS} = \text{GND}$ | | 4 | 7.2 | 9 | μA | | | Output voltage range | Fixed | 0.8 | | 3.95 | V | | V | Output voltage range | Adjustable (resistor tolerances are not included) | 0.8 | | 5.2 | V | | V <sub>OUT</sub> | Accuracy | V <sub>OUT</sub> = 0.8 V to 5.2 V, I <sub>OUT</sub> = 5 mA to 3 A (resistor tolerances are not included) | -1% | | 1% | | ## **Electrical Characteristics (continued)** $T_J = -40^{\circ}\text{C}$ to +125°C (typical value at $T_J = +25^{\circ}\text{C}$ ), $V_{IN} = V_{OUT(NOM)} + 0.4 \text{ V}$ or 1.4 V, whichever is greater; $V_{BIAS} = \text{open}$ , $V_{OUT(NOM)} = 0.8 \text{ V}$ , $V_{EN} = 1.1 =$ | | PARAMETER | TEST CO | MIN | TYP | MAX | UNIT | | |-------------------------|--------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|------|-------|-------| | Regulated | I Output Voltage and Current | | | | | | | | | Line regulation | V <sub>IN</sub> = 1.4 V to 6.5 V, I <sub>OUT</sub> = 5 mA | | | 0.03 | | mV/V | | $\Delta V_{\text{OUT}}$ | | V <sub>IN</sub> = 1.1 V, V <sub>BIAS</sub> = 3 V to 6 | .5 V, I <sub>OUT</sub> = 5 mA to 3 A | | 0.7 | | mV/A | | | Load regulation | I <sub>OUT</sub> = 5 mA to 3 A | | | 0.8 | | mV/A | | | | V <sub>IN</sub> = 1.4 V, I <sub>OUT</sub> = 1 A, V <sub>FB</sub> : | = 0.8 V – 3% | | 40 | 100 | mV | | | | V <sub>IN</sub> = 1.4 V, I <sub>OUT</sub> = 2 A, V <sub>FB</sub> : | = 0.8 V – 3% | | 80 | 200 | mV | | | Dropout voltage without BIAS | V <sub>IN</sub> = 1.4 V, I <sub>OUT</sub> = 3 A, V <sub>FB</sub> : | = 0.8 V – 3% | | 140 | 300 | mV | | | | V <sub>IN</sub> = 5.4 V, I <sub>OUT</sub> = 3 A, V <sub>FB</sub> : | = 0.8 V – 3% | | 145 | 300 | mV | | $V_{DO}$ | | V <sub>IN</sub> = 5.6 V, I <sub>OUT</sub> = 3 A, V <sub>FB</sub> : | = 0.8 V – 3% | | 145 | 300 | mV | | | | V <sub>IN</sub> = 1.1 V, V <sub>BIAS</sub> = 5 V, I <sub>OUT</sub> | = 1 A, V <sub>FB</sub> = 0.8 V – 3% | | 40 | 100 | mV | | | Dropout voltage with BIAS | V <sub>IN</sub> = 1.1 V, V <sub>BIAS</sub> = 5 V, I <sub>OUT</sub> | = 2 A, V <sub>FB</sub> = 0.8 V – 3% | | 80 | 200 | mV | | | | V <sub>IN</sub> = 1.1 V, V <sub>BIAS</sub> = 5 V, I <sub>OUT</sub> | | 145 | 300 | mV | | | I <sub>LIM</sub> | Output current limit | V <sub>OUT</sub> forced at 0.9 × V <sub>OUT(NO</sub> | 3.7 | 4.5 | 5.2 | Α | | | I <sub>SC</sub> | Short-circuit current limit | R <sub>LOAD</sub> ≤ 20 mΩ | | 0.8 | | А | | | PSRR and | l Noise | | | | | | | | | | | f = 1 kHz, V <sub>BIAS</sub> = 3 V | | 70 | | dB | | DODD | Power supply ripple rejection | I <sub>OUT</sub> = 3 A, C <sub>NR/SS</sub> = 100 nF, | f = 1 MHz, V <sub>BIAS</sub> = 3 V | | 40 | | dB | | PSRR | | $C_{FF}$ = 10 nF, $C_{OUT}$ = 22 $\mu$ F | f = 1 kHz | | 70 | | dB | | | | f = 1 MHz | | | 40 | | dB | | | | BW = 10 Hz to 100 kHz, V <sub>1</sub> | <sub>N</sub> = 1.1 V, V <sub>OUT</sub> = 0.8 V, | | | | | | | | $V_{BIAS} = 5 \text{ V}, I_{OUT} = 3 \text{ A}, C_{NR/S}$ | | 6 | | μVRMS | | | | | C <sub>OUT</sub> = 47 μF 10μF 10μ | | | | | | | | | BW = 10 Hz to 100 kHz, | | | | | | | $V_N$ | Output noise voltage | $V_{OUT} = 5 \text{ V}, I_{OUT} = 3 \text{ A}, C_{NR/S}$ | $_{SS}$ = 100 nF, $C_{FF}$ = 100 nF, | | 8 | | μVRMS | | | | C <sub>OUT</sub> = 47 μF 10μF 10μ | F | | | | | | | | BW = 10 Hz to 100 kHz, | | | | | | | | | $V_{OUT} = 5 \text{ V}, I_{OUT} = 3 \text{ A}, C_{NR/S}$ | $V_{OUT} = 5 \text{ V}, I_{OUT} = 3 \text{ A}, C_{NR/SS} = 100 \text{ nF}, C_{FF} = 10 \text{ nF},$ | | | | μVRMS | | | | C <sub>OUT</sub> = 47 μF 10μF 10μ | | | | | | | Temperat | ure Range | | | | | | | | $T_{SD}$ | Thermal shutdown threshold | Temperature increasing | | | 160 | | °C | | . 30 | Hysteresis | | | | 20 | | °C | | $T_J$ | Operating junction temperature | | | -40 | | 125 | °C | ### **Typical Performance Characteristics** $T_A$ = +25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.4 V or 1.4 V, whichever is greater; $V_{BIAS}$ = open, $V_{OUT(NOM)}$ = 0.8 V, $V_{EN}$ = 1.1 V, $C_{IN}$ = 10 $\mu$ F, $C_{OUT}$ = 47 $\mu$ F, $C_{NR/SS}$ = 0 nF, $C_{FF}$ = open, OUT connect to 50 $\Omega$ to ground, PG connected to 100 k $\Omega$ to OUT, unless otherwise noted. $V_{IN} = 1.1 \text{ V, VBIAS} = 3 \text{ V, } V_{OUT} = 0.8 \text{ V,}$ $C_{OUT} = 47 \mu F // 10 \mu F // 10 \mu F$ , $C_{NR/SS} = 100 n F$ , $C_{FF} = open$ #### Figure 1 PSRR vs. Frequency and IOUT $V_{IN} = 5.5 \text{ V}, VBIAS = 3 \text{ V}, V_{OUT} = 5.2 \text{ V},$ $C_{OUT} = 47 \mu F // 10 \mu F // 10 \mu F$ , $C_{NR/SS} = 100 n F$ , $C_{FF} = open$ #### Figure 2 PSRR vs. Frequency and IOUT $V_{IN}$ = 5.5 V, VBIAS = open, $V_{OUT}$ = 5.2 V, $C_{\text{OUT}}$ = 47µF // 10µF // 10µF, $C_{\text{NR/SS}}$ =100nF, $C_{\text{FF}}$ = open Figure 3 PSRR vs. Frequency and IOUT $V_{IN} = V_{IN} = V_{OUT(NOM)} + 0.3 V$ , VBIAS = 3V, $C_{\text{OUT}}$ = 47µF // 10µF // 10µF, $C_{\text{NR/SS}}$ =100nF, $C_{\text{FF}}$ = open Figure 4 PSRR vs. Frequency and VOUT Figure 5 Dropout Voltage vs. IOUT $V_{IN} = 5.5 V$ Figure 6 Dropout Voltage vs. IOUT ### **Typical Performance Characteristics (continued)** $T_A$ = +25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.4 V or 1.4 V, whichever is greater; $V_{BIAS}$ = open, $V_{OUT(NOM)}$ = 0.8 V, $V_{EN}$ = 1.1 V, $C_{IN}$ = 10 $\mu$ F, $C_{OUT}$ = 47 $\mu$ F, $C_{NR/SS}$ = 0 nF, $C_{FF}$ = open, OUT connect to 50 $\Omega$ to ground, PG connected to 100 k $\Omega$ to OUT, unless otherwise noted. ### **Detailed Description** #### **Overview** The TPL930 series products are 3-A high-current, $6-\mu V_{RMS}$ low-noise, high-PSRR, high-accuracy linear regulators with typically 145-mV ultra-low dropout voltage. The TPL930 series products support both fixed output voltage ranges from 0.8 V to 3.95 V and adjustable output voltage ranges from 0.8 V to 5.2 V with external resistor divider. Ultra-low noise, high PSRR, and high output current capability makes the TPL930 series products ideal power supply for noise-sensitive applications, such as high-speed communication facilities, test and measurement devices, or high-definition imaging equipment. Accurate output voltage tolerance, output voltage remote sensing, excellent transient response, and adjustable soft-start control ensures the TPL930 series products optimal power supply for the large-scale processors or digital loads, such as ASIC, FPGA, CPLD and DSP. ### **Functional Block Diagram** Figure 13 Functional Block Diagram ## **Feature Description** ### Enable (EN) The TPL930 series provide a device enable pin (EN) to enable or disable the device. Connect this pin to the GPIO of an external digital logic control circuit to control the device. When the $V_{EN}$ voltage falls below $V_{IL(EN)}$ , the LDO device turns off, and when the $V_{EN}$ ramps above $V_{IH(EN)}$ , the LDO device turns on. #### **Under-Voltage Lockout (UVLO)** The TPL930 series use an under-voltage lockout circuit to keep the output shut off until the internal circuitry operates properly. ### Voltage Regulation The TPL930 series provide two options to set the output voltage: fixed output voltage by the programming pins or adjustable the output voltage by external resistors. ### Fixed Output Voltage Setting The TPL930 series integrate resistor divider internally to set the fixed output voltage. The fixed output voltage can be set from 0.8V to 3.95V by connecting the output voltage setting pins (pin 5 to pin 11) to ground or left them open. Use Equation 1 to calculate the output voltage. $$V_{OUT} = V_{NR/SS} + V_{Pin\_Settings}$$ (1) Table 1 provides a full list of different output voltage target and the corresponding pin settings. #### **Table 1 Fixed Output Voltage Setting** | V <sub>OUT</sub> (V) | 50mV | 100mV | 200mV | 400mV | 800mV | 1.6V | | V <sub>OUT</sub> (V) | 50mV | 100mV | 200mV | 400mV | 800mV | 1.6V | |----------------------|------|-------|-------|-------|-------|------|---------|----------------------|------|-------|-------|-------|-------|------| | Pin | 5 | 6 | 7 | 9 | 10 | 11 | | Pin | 5 | 6 | 7 | 9 | 10 | 11 | | 0.80 | Open | Open | Open | Open | Open | Open | | 2.40 | Open | Open | Open | Open | Open | GND | | 0.85 | GND | Open | Open | Open | Open | Open | | 2.45 | GND | Open | Open | Open | Open | GND | | 0.90 | Open | GND | Open | Open | Open | Open | | 2.50 | Open | GND | Open | Open | Open | GND | | 0.95 | GND | GND | Open | Open | Open | Open | | 2.55 | GND | GND | Open | Open | Open | GND | | 1.00 | Open | Open | GND | Open | Open | Open | | 2.60 | Open | Open | GND | Open | Open | GND | | 1.05 | GND | Open | GND | Open | Open | Open | | 2.65 | GND | Open | GND | Open | Open | GND | | 1.10 | Open | GND | GND | Open | Open | Open | | 2.70 | Open | GND | GND | Open | Open | GND | | 1.15 | GND | GND | GND | Open | Open | Open | | 2.75 | GND | GND | GND | Open | Open | GND | | 1.20 | Open | Open | Open | GND | Open | Open | | 2.80 | Open | Open | Open | GND | Open | GND | | 1.25 | GND | Open | Open | GND | Open | Open | <u></u> | 2.85 | GND | Open | Open | GND | Open | GND | | 1.30 | Open | GND | Open | GND | Open | Open | <u></u> | 2.90 | Open | GND | Open | GND | Open | GND | | 1.35 | GND | GND | Open | GND | Open | Open | <u></u> | 2.95 | GND | GND | Open | GND | Open | GND | | 1.40 | Open | Open | GND | GND | Open | Open | <u></u> | 3.00 | Open | Open | GND | GND | Open | GND | | 1.45 | GND | Open | GND | GND | Open | Open | <u></u> | 3.05 | GND | Open | GND | GND | Open | GND | | 1.50 | Open | GND | GND | GND | Open | Open | <u></u> | 3.10 | Open | GND | GND | GND | Open | GND | | 1.55 | GND | GND | GND | GND | Open | Open | <u></u> | 3.15 | GND | GND | GND | GND | Open | GND | | 1.60 | Open | Open | Open | Open | GND | Open | <u></u> | 3.20 | Open | Open | Open | Open | GND | GND | | 1.65 | GND | Open | Open | Open | GND | Open | <u></u> | 3.25 | GND | Open | Open | Open | GND | GND | | 1.70 | Open | GND | Open | Open | GND | Open | <u></u> | 3.30 | Open | GND | Open | Open | GND | GND | | 1.75 | GND | GND | Open | Open | GND | Open | <u></u> | 3.35 | GND | GND | Open | Open | GND | GND | | 1.80 | Open | Open | GND | Open | GND | Open | <u></u> | 3.40 | Open | Open | GND | Open | GND | GND | | 1.85 | GND | Open | GND | Open | GND | Open | <u></u> | 3.45 | GND | Open | GND | Open | GND | GND | | 1.90 | Open | GND | GND | Open | GND | Open | <u></u> | 3.50 | Open | GND | GND | Open | GND | GND | | 1.95 | GND | GND | GND | Open | GND | Open | <u></u> | 3.55 | GND | GND | GND | Open | GND | GND | | 2.00 | Open | Open | Open | GND | GND | Open | <u></u> | 3.60 | Open | Open | Open | GND | GND | GND | | 2.05 | GND | Open | Open | GND | GND | Open | <u></u> | 3.65 | GND | Open | Open | GND | GND | GND | | 2.10 | Open | GND | Open | GND | GND | Open | | 3.70 | Open | GND | Open | GND | GND | GND | | 2.15 | GND | GND | Open | GND | GND | Open | _ | 3.75 | GND | GND | Open | GND | GND | GND | | 2.20 | Open | Open | GND | GND | GND | Open | _ | 3.80 | Open | Open | GND | GND | GND | GND | | 2.25 | GND | Open | GND | GND | GND | Open | _ | 3.85 | GND | Open | GND | GND | GND | GND | | 2.30 | Open | GND | GND | GND | GND | Open | | 3.90 | Open | GND | GND | GND | GND | GND | | 2.35 | GND | GND | GND | GND | GND | Open | | 3.95 | GND | GND | GND | GND | GND | GND | ### Adjustable Output Voltage Setting The TPL930 series also provide an adjustable output voltage option. Using external resistors divider, the output voltage of TPL930 series is determined by the value of the resistor R1 and R2 in Figure 14. Use Equation 2 to calculate the output voltage. $$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right) \tag{2}$$ Where the feedback voltage $V_{FB}$ is 0.8 V. Table 2 provides a list of recommended resistor combinations to achieve the common output voltage values. **Table 2 External Resistor Combinations** | Target Output Voltage (V) | R1 (kΩ) | R2 (kΩ) | Calculated Output Voltage (V) | | | |---------------------------|-----------|---------|-------------------------------|--|-------| | 0.80 | 0 | Open | 0.800 | | | | 0.81 | 2 | 160 | 0.810 | | | | 0.82 | 4.02 | 160 | 0.820 | | | | 0.83 | 6.04 | 160 | 0.830 | | | | 0.84 | 8.06 | 160 | 0.840 | | | | 0.85 | 10 | 160 | 0.850 | | | | 0.86 | 12 | 160 | 0.860 | | | | 0.87 | 12.4 | 143 | 0.869 | | | | 0.88 | 12.4 | 124 | 0.880 | | | | 0.89 | 12 | 107 | 0.890 | | | | 0.90 | 12.4 | | 90 12.4 100 | | 0.899 | | 0.95 | 12.4 66.5 | | 0.949 | | | | 1.00 | 12.4 | 49.9 | 0.999 | | | | 1.10 | 12.4 | 33.2 | 1.099 | | | | 1.20 | 12.4 | 24.9 | 1.198 | | | | 1.50 | 12.4 | 14.3 | 1.494 | | | | 1.80 | 12.4 | 10 | 1.792 | | | | 1.90 | 12.1 | 8.87 | 1.891 | | | | 2.50 | 12.4 | 5.9 | 2.481 | | | | 2.85 | 12.1 | 4.75 | 2.838 | | | | 3.00 | 12.1 | 4.42 | 2.990 | | | | 3.30 | 11.8 | 3.74 | 3.324 | | | | 3.60 | 12.1 | 3.48 | 3.582 | | | | 4.50 | 11.8 | 2.55 | 4.502 | | | | 5.00 | 12.4 | 2.37 | 4.986 | | | ### **Programmable Soft Start** The TPL930 series integrate a programmable soft-start function to control the output voltage ramp-up slew rate and start-up time. By selecting the external capacitor at the NR/SS pin (CNR/SS), the output start-up time can be can calculated with Equation 3. $$t_{Start-up} = 1.25 \times \frac{V_{NR/SS} \times C_{NR/SS}}{I_{NR/SS}}$$ (3) Where: - the typical value of V<sub>NR/SS</sub> is 0.8V - the typical value of I<sub>NR/SS</sub> is 7.2uA - C<sub>NR/SS</sub> is the external capacitor at the NR/SS pin #### **Charge Pump Noise** The TPL930 series integrate a charge pump to improve the PSRR and transient response under low input voltage conditions and it generates a minimal amount of noise at the frequency around 15 MHz. It is recommended to use 10-nF to 100-nF bypass capacitors close to the load a ferrite bead between the LDO output and the load input capacitors forms a pi-filter to reduce the high-frequency noise level. #### Power Good (PG) The TPL930 series integrate an open-drain output power good indicator. Connect PG pin to a pull-up voltage through a resistor from $10 \text{ k}\Omega$ to $100 \text{ k}\Omega$ if power good function is used, or left PG pin open if it is not used. After regulator startup, the PG pin keeps low impendence until the output voltage reached the power good threshold $V_{PG,TH}$ . When output voltage is higher than $V_{PG,TH}$ , the PG pin turns to high output impedance, and PG is pulled up to high voltage level to indicate the output voltage is ready. ### **Output Active Discharge** The TPL930 series integrate an output discharge path from OUT to GND. When the device is disabled, either EN or VIN is lower than turn-on threshold, the output will actively discharge the output voltage through an internal resistor of several hundred ohms. Do not rely on this active discharge circuit for discharging large output capacitors when the input voltage falls below the output voltage. Reverse current flow through internal power MOSFET can permanently damage the device, and external current protection is essential at this condition. #### Over-Current Protection and Short-to-Ground Protection The TPL930 series integrate an internal current limit that helps to protect the device during fault conditions. - When the output is pulled down below the target output voltage, over-current protection starts to work and limit the output current to a typical value of 4.5 A. - When the output is shorted to ground directly, short-to-ground protection starts to work and limit the output current to Isc. Under the over-current conditions, the internal junction temperature ramps up quickly. When the junction temperature is high enough, it will cause the over temperature protection. #### Over-Temperature Protection The recommended operating junction temperature range is –40°C to 125°C. When the junction temperature is between 125°C and the thermal shutdown (TSD) threshold, the regulator can still work well, but will reduce the device lifetime for long-term using. The over-temperature protection works when the junction temperature exceeds the thermal shutdown (TSD) threshold, which turns off the regulator immediately. Until when the device cools down and the junction temperature falls below the thermal shutdown threshold minus thermal shutdown hysteresis, the regulator turns on again. www.3peakic.com.cn 14 / 18 Rev.A.0 ### **Application and Implementation** #### **NOTE** Information in the following applications sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### **Application Information** The TPL930 series products are 3-A high-current, $6-\mu V_{RMS}$ low-noise, high-PSRR, high-accuracy linear regulators with typically 145-mV ultra-low dropout voltage. The following application schematic shows a typical usage of the TPL930 series. ### **Typical Application** ### **Adjustable Output Operation** Figure 14 shows a typical application schematic of the TPL930 series with adjustable output operation. Refer to section *Adjustable Output Voltage Setting* to set the output voltage. Figure 14 Adjustable Output Operation #### **Fixed Output Operation** Figure 15 shows a typical application schematic of the TPL930 series with fixed output operation. Refer to section *Fixed Output Voltage Setting* to set the output voltage. In this example, output voltage is set to 1.8 V (V<sub>NR/SS</sub> +0.8 V + 0.2 V). Figure 15 Fixed 1.8V Output Voltage Operation #### **Input Capacitor and Output Capacitor** The TPL930 series is designed to be stable with low equivalent series resistance (ESR) ceramic capacitors at the input, output, and noise-reduction pin (NR/SS). It is recommended to use ceramic capacitors with X7R-, X5R-, and COG-rated dielectric materials to get good capacitive stability across temperature. 3PEAK recommends adding a 10 μF or greater capacitor with a 0.1 μF bypass capacitor in parallel at IN pin to keep the input voltage stable. The voltage rating of the capacitors must be greater than the maximum input voltage. To ensure loop stability, the TPL930 series requires an output capacitor with a minimum effective capacitance value of 22 $\mu$ F. 3PEAK recommends selecting a X7R-type 47- $\mu$ F ceramic capacitor with low ESR over temperature. Both input capacitors and output capacitors must be placed as close to the device pins as possible. ### **Power Dissipation** During normal operation, LDO junction temperature should not exceed 125°C. Using below equations to calculate the power dissipation and estimate the junction temperature. The power dissipation can be calculated using Equation 4. $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}$$ (4) The junction temperature can be estimated using Equation 5. $\theta_{JA}$ is the junction-to-ambient thermal resistance. $$\mathsf{T}_{\mathsf{I}} = \mathsf{T}_{\mathsf{A}} + \mathsf{P}_{\mathsf{D}} \times \theta_{\mathsf{I}\mathsf{A}} \tag{5}$$ ### **Layout Requirements** - Both input capacitors and output capacitors must be placed as close to the device pins as possible, and vias between capacitors and device power pins must be avoid. - It is recommended to bypass the input pin to ground with a 0.1 µF bypass capacitor. The loop area formed by the bypass capacitor connection, IN pin and the GND pin of the system must be as small as possible. - It is recommended to use wide trace lengths or thick copper weight to minimize I×R drop and heat dissipation. # **Package Outline Dimensions** ### 3.5×3.5 QFN-20 | | | SYMBOL | MIN | NOM | MAX | |------------------------------|---|--------|-----------|-------|-------| | Total Thickness | | A | 0.7 | 0.75 | 0.8 | | Stand Off | | A1 | 0 | 0.02 | 0.05 | | Mold Thickness | | A2 | | 0.55 | - | | L/F Thickness | | А3 | 0.203 REF | | | | Lead Width | | b | 0.18 | 0.23 | 0.28 | | Body Size | Х | D | 3.4 | 3.5 | 3.6 | | | Υ | E | 3.4 | 3.5 | 3.6 | | Lead Pitch | | е | 0.5 BCS | | | | EP Size | Х | D2 | 2.1 | 2.15 | 2.2 | | | Υ | E2 | 2.1 | 2.15 | 2.2 | | Lead Length | | L | 0.3 | 0.35 | 0.4 | | Lead Tip to Exposed Pad Edge | | K | 0.275 | 0.325 | 0.375 | | Package Edge Tolerance | | aaa | 0.1 | | | | Mold Flatness | | ccc | 0.1 | | | | Coplanarity | | eee | 0.08 | | | | Lead Offset | | bbb | 0.1 | | | | Exposed Pad Offset | | fff | 0.1 | | | 3PEAK and the 3PEAK logo are registered trademarks of 3PEAK INCORPORATED. All other trademarks are the property of their respective owners.